

# Table Of Content

| Problem Statement:   |    |
|----------------------|----|
| © Requirements       |    |
| Considerations       |    |
| Deliverables         | 4  |
| Solution Approach    | 4  |
| Code Implementation  | 5  |
| HLS Reports Analysis | 6  |
| Simulation Result    | 6  |
| Synthesis Report     | 6  |
| Fmax                 | 8  |
| Vivado Block Diagram | 9  |
| RTL simulation       | 10 |
| Conclusion.          |    |

# **Problem Statement:**

Design a digital circuit using HLS for a packet shifter.

Requirements

• The circuit should produce an output packet from an input packet as illustrated in the below figure.



- The primary requirement is the output packet generation should be continuous without any idle clock cycles inbetween consecutive output packets, as the input packets stream will be continuous.
- But, Initial one time latency is acceptable.
- The input and output buses should use AXIS interface.
- Minimum Fmax required is 400MHz.

### Considerations

• Each packet length is 4096 bytes, and it will be received at a rate of 1 byte per clock cycle.

- Infinite stream of such packets will be fed to the circuit without any IDLE clock cycles in between consecutive input packets.
- The LSB byte of a packet will be received first.
- A packet end indicated by the TLAST signal in both input and output.

### Deliverables

- HDL code implementation of the circuit.
- RTL simulation results.
- Images of the waveforms.
- Resource utilization report analysis.
- Timing report which contains the latency, Interval, throughput and the Fmax of the circuit.
- Documentation detailing the design choices, implementation steps, and performance evaluation

## Solution Approach

- Based on the given input and output format mentioned in the assignment, I
  written half of the input stream to a buffer(array) and the remaining half of the
  input packet was directly given to the output stream.
- So if input packet contains 8 bytes of data, for example { 1,2,3,4,5,6,7,8} then output should be {5,6,7,8, 1,2,3,4}, so we first store 4 elements to an array and remaining is given to output stream and after this we read the input stored in the buffer(array).
- Initial one time latency is because we are writing half of the input data to an array, so it will happen and we have to make sure input and output is continuous.

### Code Implementation

• I implemented the code using switch case statements, that can be understood by the following FSM (Finite State Machine).



Figure 1: Steps in code implementation

 $S1\ State$ : In the  $S1\ state\ I$  store half of the input stream( each packet containing N bytes of data) to a buffer of size N/2. It works based on the counter ,if the condition fails it goes to  $S2\ state$ .

- **S2 State**: In the S2 state I'm giving the other half of the array directly to the output stream. If bypassing completes in this state it goes to S3 state.
- **S3** State: In the S3 state, I'm writing the stored elements in the S1 state to the output and storing another half of the data from another packet to the array. If this completes it goes to S2 state (process continues between S2 and S3 state).

## **HLS Reports Analysis**

#### Simulation Result



### Synthesis Report

 $\bullet~$  The design utilized 344 LUT's and 146 FF's and 1 BRAM .



• In the synthesis report we can see that the design utilized one BRAM (Single Port BRAM), where in one clock cycle it reads the data and in the next clock it writes the data, in the below diagram we can see that .Here estimated time is 2.956 ns so Fmax is 338.32 Mhz



### Fmax

• The estimated Fmax for the design is 338.32 MHz.



# Vivado Block Diagram



### RTL simulation



( one packet of input data between the blue markers .  $\rightarrow$  input color : Magenta )



(one packet of output data between the blue markers . output color –light purple )

# Conclusion

- In this assignment I generated the output packet continually without any idle clock cycles in between consecutive output packets as input is also continuous.
- I got the Fmax as 338.32 Mhz.